Designing Reliable and Efficient Networks on Chips
Developing NoC based interconnect tailored to a particular application domain, satisfying the application performance constraints with minimum power-area overhead is a major challenge. With technology scaling, as the geometries of on-chip devices reach the physical limits of operation, another impor...
Clasificación: | Libro Electrónico |
---|---|
Autor principal: | Murali, Srinivasan (Autor) |
Autor Corporativo: | SpringerLink (Online service) |
Formato: | Electrónico eBook |
Idioma: | Inglés |
Publicado: |
Dordrecht :
Springer Netherlands : Imprint: Springer,
2009.
|
Edición: | 1st ed. 2009. |
Colección: | Lecture Notes in Electrical Engineering,
34 |
Temas: | |
Acceso en línea: | Texto Completo |
Ejemplares similares
-
Scalable and Near-Optimal Design Space Exploration for Embedded Systems
por: Kritikakou, Angeliki, et al.
Publicado: (2014) -
Hardware/Software Architectures for Low-Power Embedded Multimedia Systems
por: Shafique, Muhammad, et al.
Publicado: (2011) -
Dynamic Reconfiguration in Real-Time Systems Energy, Performance, and Thermal Perspectives /
por: Wang, Weixun, et al.
Publicado: (2013) -
FPGA Based Accelerators for Financial Applications
Publicado: (2015) -
Reconfigurable Networks-on-Chip
por: Chen, Sao-Jie, et al.
Publicado: (2012)