CMOS SRAM Circuit Design and Parametric Test in Nano-Scaled Technologies Process-Aware SRAM Design and Test /
As technology scales into nano-meter region, design and test of Static Random Access Memories (SRAMs) becomes a highly complex task. Process disturbances and various defect mechanisms contribute to the increasing number of unstable SRAM cells with parametric sensitivity. Growing sizes of SRAM arrays...
Clasificación: | Libro Electrónico |
---|---|
Autores principales: | Pavlov, Andrei (Autor), Sachdev, Manoj (Autor) |
Autor Corporativo: | SpringerLink (Online service) |
Formato: | Electrónico eBook |
Idioma: | Inglés |
Publicado: |
Dordrecht :
Springer Netherlands : Imprint: Springer,
2008.
|
Edición: | 1st ed. 2008. |
Colección: | Frontiers in Electronic Testing ;
40 |
Temas: | |
Acceso en línea: | Texto Completo |
Ejemplares similares
-
Embedded Memories for Nano-Scale VLSIs
Publicado: (2009) -
Ultra-Low Voltage Nano-Scale Memories
Publicado: (2007) -
Emerging Technologies and Circuits
Publicado: (2010) -
Memory Controllers for Real-Time Embedded Systems Predictable and Composable Real-Time Systems /
por: Akesson, Benny, et al.
Publicado: (2012) -
Variation-Aware Advanced CMOS Devices and SRAM
por: Shin, Changhwan
Publicado: (2016)