Functional Verification of Programmable Embedded Architectures A Top-Down Approach /
Validation of programmable architectures, consisting of processor cores, coprocessors, and memory subsystems, is one of the major bottlenecks in current System-on-Chip design methodology. A critical challenge in validation of such systems is the lack of a golden reference model. As a result, many ex...
Clasificación: | Libro Electrónico |
---|---|
Autores principales: | Mishra, Prabhat (Autor), Dutt, Nikil D. (Autor) |
Autor Corporativo: | SpringerLink (Online service) |
Formato: | Electrónico eBook |
Idioma: | Inglés |
Publicado: |
New York, NY :
Springer US : Imprint: Springer,
2005.
|
Edición: | 1st ed. 2005. |
Temas: | |
Acceso en línea: | Texto Completo |
Ejemplares similares
-
FPGA Implementations of Neural Networks
Publicado: (2006) -
Designing Embedded Processors A Low Power Perspective /
Publicado: (2007) -
Processor Design System-On-Chip Computing for ASICs and FPGAs /
Publicado: (2007) -
Global Specification and Validation of Embedded Systems Integrating Heterogeneous Components /
por: Nicolescu, G., et al.
Publicado: (2007) -
Real-Time Systems Design Principles for Distributed Embedded Applications /
por: Kopetz, Hermann
Publicado: (2011)