|
|
|
|
LEADER |
00000cam a2200000 a 4500 |
001 |
SCIDIR_ocn802363762 |
003 |
OCoLC |
005 |
20231117044737.0 |
006 |
m o d |
007 |
cr cnu---unuuu |
008 |
120731s2012 xx ob 000 0 eng d |
010 |
|
|
|a 2012025766
|
040 |
|
|
|a OPELS
|b eng
|e pn
|c OPELS
|d IDEBK
|d E7B
|d OCLCQ
|d UKDOC
|d OCLCQ
|d EBLCP
|d OCLCO
|d OCLCQ
|d COO
|d YDXCP
|d DEBSZ
|d OCLCO
|d OCLCQ
|d OCLCO
|d OCLCQ
|d FEM
|d OCLCQ
|d MERUC
|d OCLCQ
|d OCLCF
|d U3W
|d D6H
|d WYU
|d OCLCQ
|d AUD
|d LEAUB
|d OL$
|d VT2
|d OCLCQ
|d S2H
|d OCLCO
|d OCLCQ
|d TUHNV
|d OCLCQ
|d OCLCO
|
019 |
|
|
|a 805510860
|a 817803686
|a 821889201
|a 968124732
|a 969051757
|a 1065713280
|a 1103271908
|a 1129338771
|a 1153035855
|a 1243611598
|
020 |
|
|
|a 9780123985279
|q (electronic bk.)
|
020 |
|
|
|a 0123985277
|q (electronic bk.)
|
020 |
|
|
|a 1283526697
|
020 |
|
|
|a 9781283526692
|
020 |
|
|
|a 9780124017078
|
020 |
|
|
|a 012401707X
|
035 |
|
|
|a (OCoLC)802363762
|z (OCoLC)805510860
|z (OCoLC)817803686
|z (OCoLC)821889201
|z (OCoLC)968124732
|z (OCoLC)969051757
|z (OCoLC)1065713280
|z (OCoLC)1103271908
|z (OCoLC)1129338771
|z (OCoLC)1153035855
|z (OCoLC)1243611598
|
050 |
|
4 |
|a TK7868.L6
|b S66 2012
|
082 |
0 |
4 |
|a 621.39/5
|2 23
|
100 |
1 |
|
|a Smoszna, Marek.
|
245 |
1 |
0 |
|a Synchronous precharge logic /
|c Marek Smoszna.
|
260 |
|
|
|a [Place of publication not identified] :
|b Elsevier,
|c 2012.
|
300 |
|
|
|a 1 online resource
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|
490 |
1 |
|
|a Elsevier insights
|
520 |
|
|
|a Precharge logic is used by a variety of industries in applications where processor speed is the primary goal, such as VLSI (very large systems integration) applications. Also called dynamic logic, this type of design uses a clock to synchronize instructions in circuits. This comprehensive book covers the challenges faced by designers when using this logic style, including logic basics, timing, noise considerations, alternative topologies and more. In addition advanced topics such as skew tolerant design are covered in some detail. Overall this is a comprehensive view of precharge logic, which should be useful to graduate students and designers in the field alike. It might also be considered as a supplemental title for courses covering VLSI. Comprehensive guide to precharge logic. Explains both the advantages and disadvantages to help engineers decide when to utilize precharge logic. Useful for engineers in a variety of industries.
|
588 |
0 |
|
|a Information from publisher's webpage (ScienceDirect, viewed on July 31, 2012).
|
505 |
0 |
|
|a Front Cover; Synchronous Precharge Logic; Copyright Page; Dedication; Contents; List of figures; List of tables; About the author; 1 Precharge Logic Basics; 1.1 Introduction; 1.2 What Is Precharge Logic?; 1.3 Why Is it Faster than Static Logic?; 1.4 Advantages of Precharge Logic; 1.5 What About Using Other Transistors?; 1.6 Domino Logic; 1.6.1 Need for Monotonic Signals; 1.6.2 Domino Logic Gates; 1.7 Keepers: Improving the Charge Storage; 1.8 Final Comments; 2 Timing; 2.1 Clock Skew Penalty; 2.2 Hold-Time Problem; 2.3 Nonoverlapping Clocks; 2.4 A Better Latch; 2.5 Input Setup Criteria.
|
505 |
8 |
|
|a 2.6 Input Hold Criteria2.7 Precharge Timing; 2.8 Skew Tolerant Design; 3 Transistor Sizing; 3.1 Sizing the Pulldown Stack; 3.2 Sizing of the Output Inverter; 3.3 Logical Effort; 3.4 Sizing of the Keeper Device; 3.4.1 PFET Keeper; 3.4.2 NFET Keeper; 3.4.3 Maximum Leakable NFET Width; 3.5 Sizing of the Precharge Device; 3.6 Sizing Precharge Gates with Wires; 4 Noise Tolerance; 4.1 Input-Connected Prechargers; 4.2 Propagated Noise; 4.3 Input Wire Noise; 4.4 Supply-Level Variations; 4.5 Charge Sharing; 4.6 Charge Sharing: Example 1; 4.7 Charge Sharing: Example 2; 4.8 Leakage.
|
505 |
8 |
|
|a 4.9 Clock Coupling on the Internal Dynamic Node4.10 Minority Carrier Charge Injection; 4.11 Alpha Particles; 4.12 Noise Induced on Dynamic Nodes Directly; 4.13 Example of Transistor Crosstalk During Precharge; 4.14 CSR Latch Signal Ordering; 4.15 Interfacing to Transmission Gates; 5 Topology Considerations; 5.1 Limitation on Device Stacking; 5.2 Limitation of Logic Width; 5.3 Use of Low/High Vt Transistors; 5.4 Sharing Evaluation Devices; 5.5 Tapering of the Evaluation Device; 5.6 Footed versus Unfooted; 5.7 Compounding Outputs; 5.8 Late Arriving Input on Top; 5.9 Making Keepers Weak.
|
505 |
8 |
|
|a 5.10 Conditional Keepers5.11 Placement of the Evaluation Device; 6 Other Precharge Logic Styles; 6.1 MODL; 6.2 NORA Logic; 6.3 Postcharge Logic; 6.4 CD Domino; 6.5 NTP Logic; 6.6 Differential Cascode Voltage Switch Logic; 6.7 DCML; 6.8 SOI Precharge Logic; 6.9 Advanced Work; 7 Clocked Set-Reset Latches; 7.1 Memory Special Cases; 7.2 Building a CSR Latch; 7.3 Time Borrowing; 7.4 Hold-Time Margins; 7.4.1 Margin 1; 7.4.2 Margin 2; 7.5 Mintime; 7.6 Alternative Topology; 7.7 The Other Phase; 7.8 Two-Input Latch; 7.9 Adding Scan; 8 Layout Considerations; Appendix: Logical Effort.
|
505 |
8 |
|
|a A.1 Derivation of Delay in a Logic GateA. 2 The Logical Effort of a Single Stage; A.3 Multistage Networks; A.4 Minimum Delay; A.5 Best Number of Stages; References.
|
504 |
|
|
|a Includes bibliographical references (pages 89-91).
|
650 |
|
0 |
|a Synchronous circuits
|x Design and construction.
|
650 |
|
0 |
|a Integrated circuits
|x Very large scale integration
|x Design and construction.
|
650 |
1 |
7 |
|a Transistor circuits.
|2 bisacsh
|
650 |
|
7 |
|a Integrated circuits
|x Very large scale integration
|x Design and construction
|2 fast
|0 (OCoLC)fst00975610
|
776 |
0 |
8 |
|i Print version:
|a Smoszna, Marek.
|t Synchronous Precharge Logic.
|d Burlington : Elsevier Science, �2013
|z 9780123985279
|
830 |
|
0 |
|a Elsevier insights.
|
856 |
4 |
0 |
|u https://sciencedirect.uam.elogim.com/science/book/9780123985279
|z Texto completo
|