|
|
|
|
LEADER |
00000cam a2200000 a 4500 |
001 |
SCIDIR_ocn162716787 |
003 |
OCoLC |
005 |
20231117015039.0 |
006 |
m o d |
007 |
cr cn||||||||| |
008 |
070806m20039999ne a ob 001 0 eng d |
040 |
|
|
|a OPELS
|b eng
|e pn
|c OPELS
|d OCLCQ
|d OCLCF
|d YDXCP
|d OCLCQ
|d D6H
|d LEAUB
|d OL$
|d OCLCE
|d OCLCO
|d OCLCQ
|d OCLCO
|
019 |
|
|
|a 856959438
|a 1156242344
|
020 |
|
|
|a 9781558608757
|q (paperback)
|
020 |
|
|
|a 1558608753
|q (paperback)
|
035 |
|
|
|a (OCoLC)162716787
|z (OCoLC)856959438
|z (OCoLC)1156242344
|
050 |
|
4 |
|a TK7895.M5
|b N48 2003eb
|
082 |
0 |
4 |
|a 621.395
|2 22
|
245 |
0 |
0 |
|a Network processor design :
|b issues and practices /
|c edited by Patrick Crowley [and others].
|
260 |
|
|
|a Amsterdam ;
|a Boston :
|b Morgan Kaufmann Publishers,
|c �2003-
|
300 |
|
|
|a 1 online resource (volumes <1->) :
|b illustrations
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
520 |
|
|
|a As the demand for digital communication networks has increased, so have the challenges in network component design. To meet ever-escalating performance, flexibility, and economy requirements, the networking industry has opted to build products around network processors. These new chips range from task-specific processors, such as classification and encryption engines, to more general-purpose packet or communications processors. Programmable yet application-specific, their designs are tailored to efficiently implement communications applications such as routing, protocol analysis, voice and data convergence, firewalls, VPNs, and QoS. Network processor design is an emerging field with issues and opportunities both numerous and formidable. To help meet this challenge, the editors of this volume created the first Workshop on Network Processors, a forum for scientists and engineers from academia and industry to discuss their latest research in the architecture, design, programming, and use of these devices. In addition to including the results of the Workshop in this volume, the editors also present specially commissioned material from practicing designers, who discuss their companies' latest network processors. Network Processor Design: Issues and Practices is an essential reference on network processors for graduate students, researchers, and practicing designers. * Includes contributions from major academic and industrial research labs including Aachen University of Technology; Cisco Systems; Infineon Technologies; Intel Corp.; North Carolina State University; Swiss Federal Institute of Technology; University of California, Berkeley; University of Dortmund; University of Washington; and Washington University. * Examines the latest network processors from Agere Systems, Cisco, IBM, Intel, Motorola, Sierra Inc., and TranSwitch.
|
505 |
0 |
|
|a Preface -- Chapter 1. Network Processors: An Introduction to Design Issues, Patrick Crowley, Mark Franklin, Haldun Hadimioglu, and Peter Onufryk -- Part 1. Design Principles -- Chapter 2. Benchmarking Network Processors, Prashant R. Chandra, Frank Hady, Raj Yavatkar, Tony Bock, Mason Cabot and Philip Mathew -- Chapter 3. A Methodology and Simulator for the Study of Network Processors, Deepak Suryanarayanan, Gregory T. Byrd and John Marshall -- Chapter 4. Design Space Exploration of Network Processor Architectures, Lothar Thiele, Samarjit Chakraborty, Matthias Gries and Simon K�unzli -- Chapter 5. Compiler Back-end Optimizations for Network Processors with Bit Packet Addressing, Jens Wagner and Rainer Leupers -- Chapter 6. A Network Processor Performance and Design Model with Benchmark Parameterization, Mark A. Franklin and Tilman Wolf -- Chapter 7. A Benchmarking Methodology for Network Processors, Mel Tsai, Chidamber Kulkarni, Christian Sauer, Niraj Shah and Kurt Keutzer -- Chapter 8. A Modeling Framework for Network Processor Systems, Patrick Crowley and Jean-Loup Baer -- Part 2. Practices -- Chapter 9. An Industry Analyst's Perspective on Network Processors, John Freeman -- Chapter 10. Agere Systems -- Communications Optimized PayLoadPlus Network Processor Architecture, Bill Klein -- Chapter 11. Cisco Systems -- Toaster 2, John Marshall -- Chapter 12. IBM -- PowerNP Network Processor, Mohammad Peyravian, Jean Calvignac and Ravi Sabhikhi -- Chapter 13. Intel Corporation -- Intel � IXP2400 Network Processor: A 2nd Generation Intel � NPU, Prashant Chandra, Sridhar Lakshmanamurthy and Raj Yavatkar -- Chapter 14. Motorola -- C5e Network Processor, Eran Cohen Strod and Patricia Johnson -- Chapter 15. PMC-Sierra, Inc -- ClassiPI, Vineet Dujari, Remby Taas and Ajit Shelat -- Chapter 16 TranSwitch -- ASPEN: Flexible Network Processing for Access Solutions, Subhash C. Roy.
|
504 |
|
|
|a Includes bibliographical references and index.
|
588 |
0 |
|
|a Print version record.
|
650 |
|
0 |
|a Microprocessors.
|
650 |
|
0 |
|a Application-specific integrated circuits.
|
650 |
|
0 |
|a Computer networks
|x Equipment and supplies.
|
650 |
|
6 |
|a Circuits int�egr�es �a la demande.
|0 (CaQQLa)201-0214202
|
650 |
|
7 |
|a Application-specific integrated circuits
|2 fast
|0 (OCoLC)fst00811719
|
650 |
|
7 |
|a Computer networks
|x Equipment and supplies
|2 fast
|0 (OCoLC)fst00872311
|
650 |
|
7 |
|a Microprocessors
|2 fast
|0 (OCoLC)fst01020008
|
653 |
|
|
|a network processors
|
653 |
|
|
|a HPCA
|
653 |
|
|
|a network processor design
|
700 |
1 |
|
|a Crowley, Patrick,
|d 1974-
|
776 |
0 |
8 |
|i Print version:
|t Network processor design.
|d Amsterdam ; Boston : Morgan Kaufmann Publishers, �2003-
|z 1558608753
|z 9781558608757
|w (DLC) 2002108919
|w (OCoLC)51177543
|
856 |
4 |
0 |
|u https://sciencedirect.uam.elogim.com/science/book/9781558608757
|z Texto completo
|