Cargando…

Multicore Systems On-Chip: Practical Software/Hardware Design

System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current syst...

Descripción completa

Detalles Bibliográficos
Clasificación:Libro Electrónico
Autor principal: Ben Abdallah, Abderazek (Autor)
Autor Corporativo: SpringerLink (Online service)
Formato: Electrónico eBook
Idioma:Inglés
Publicado: Paris : Atlantis Press : Imprint: Atlantis Press, 2013.
Edición:1st ed. 2013.
Colección:Atlantis Ambient and Pervasive Intelligence, 7
Temas:
Acceso en línea:Texto Completo

MARC

LEADER 00000nam a22000005i 4500
001 978-94-91216-92-3
003 DE-He213
005 20220120065032.0
007 cr nn 008mamaa
008 130720s2013 fr | s |||| 0|eng d
020 |a 9789491216923  |9 978-94-91216-92-3 
024 7 |a 10.2991/978-94-91216-92-3  |2 doi 
050 4 |a TK7885-7895 
072 7 |a UK  |2 bicssc 
072 7 |a COM067000  |2 bisacsh 
072 7 |a UK  |2 thema 
082 0 4 |a 004  |2 23 
100 1 |a Ben Abdallah, Abderazek.  |e author.  |4 aut  |4 http://id.loc.gov/vocabulary/relators/aut 
245 1 0 |a Multicore Systems On-Chip: Practical Software/Hardware Design  |h [electronic resource] /  |c by Abderazek Ben Abdallah. 
250 |a 1st ed. 2013. 
264 1 |a Paris :  |b Atlantis Press :  |b Imprint: Atlantis Press,  |c 2013. 
300 |a XXVI, 273 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
490 1 |a Atlantis Ambient and Pervasive Intelligence,  |x 2215-1893 ;  |v 7 
505 0 |a Introduction to Multicore Systems On-Chip -- Multicore SoCs Design Methods -- Multicore SoC Organization -- 2D Network-on-Chip -- 3D Network-on-Chip -- Network Interface Architecture and Design for 2D/3D NoCs -- Parallelizing Compiler for Single and Multicore Computing -- Power Optimization Techniques for Multicore SoCs -- Soft-Core Processor for Low-Power Embedded -- Dual-Execution Processor Architecture for Embedded -- Case Study: Deign of Embedded Multicore SoC. 
520 |a System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing. The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running. As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility. Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device's functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip. Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processing cores and that load balancing between processing cores - especially heterogeneous cores - is very difficult. 
650 0 |a Computers. 
650 0 |a Microprocessors. 
650 0 |a Computer architecture. 
650 1 4 |a Computer Hardware. 
650 2 4 |a Processor Architectures. 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer Nature eBook 
776 0 8 |i Printed edition:  |z 9789462390508 
776 0 8 |i Printed edition:  |z 9789491216930 
776 0 8 |i Printed edition:  |z 9789491216916 
830 0 |a Atlantis Ambient and Pervasive Intelligence,  |x 2215-1893 ;  |v 7 
856 4 0 |u https://doi.uam.elogim.com/10.2991/978-94-91216-92-3  |z Texto Completo 
912 |a ZDB-2-SCS 
912 |a ZDB-2-SXCS 
950 |a Computer Science (SpringerNature-11645) 
950 |a Computer Science (R0) (SpringerNature-43710)