Cargando…

Debugging Systems-on-Chip Communication-centric and Abstraction-based Techniques /

This book describes an approach and supporting infrastructure to facilitate debugging the silicon implementation of a System-on-Chip (SOC), allowing its associated product to be introduced into the market more quickly.  Readers learn step-by-step the key requirements for debugging a modern, silicon...

Descripción completa

Detalles Bibliográficos
Clasificación:Libro Electrónico
Autores principales: Vermeulen, Bart (Autor), Goossens, Kees (Autor)
Autor Corporativo: SpringerLink (Online service)
Formato: Electrónico eBook
Idioma:Inglés
Publicado: Cham : Springer International Publishing : Imprint: Springer, 2014.
Edición:1st ed. 2014.
Colección:Embedded Systems,
Temas:
Acceso en línea:Texto Completo

MARC

LEADER 00000nam a22000005i 4500
001 978-3-319-06242-6
003 DE-He213
005 20220120015918.0
007 cr nn 008mamaa
008 140714s2014 sz | s |||| 0|eng d
020 |a 9783319062426  |9 978-3-319-06242-6 
024 7 |a 10.1007/978-3-319-06242-6  |2 doi 
050 4 |a TK7867-7867.5 
072 7 |a TJFC  |2 bicssc 
072 7 |a TEC008010  |2 bisacsh 
072 7 |a TJFC  |2 thema 
082 0 4 |a 621.3815  |2 23 
100 1 |a Vermeulen, Bart.  |e author.  |4 aut  |4 http://id.loc.gov/vocabulary/relators/aut 
245 1 0 |a Debugging Systems-on-Chip  |h [electronic resource] :  |b Communication-centric and Abstraction-based Techniques /  |c by Bart Vermeulen, Kees Goossens. 
250 |a 1st ed. 2014. 
264 1 |a Cham :  |b Springer International Publishing :  |b Imprint: Springer,  |c 2014. 
300 |a XV, 311 p. 127 illus., 7 illus. in color.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
490 1 |a Embedded Systems,  |x 2193-0163 
505 0 |a Part I Introduction -- Introduction -- Part II The Complexity of debugging system chips -- Post-silicon debugging of a single building block -- Post-silicon debugging of multiple building blocks -- Part III The CSAR debug approach -- CSAR debug overview -- On-chip debug architecture -- Design-for-Debug flow -- Off-chip debugger software -- Part IV Case studies -- Case studies -- Part V Related work, conclusion, and future work -- Related work -- Conclusion and future work. 
520 |a This book describes an approach and supporting infrastructure to facilitate debugging the silicon implementation of a System-on-Chip (SOC), allowing its associated product to be introduced into the market more quickly.  Readers learn step-by-step the key requirements for debugging a modern, silicon SOC implementation, nine factors that complicate this debugging task, and a new debug approach that addresses these requirements and complicating factors.  The authors' novel communication-centric, scan-based, abstraction-based, run/stop-based (CSAR) debug approach is discussed in detail, showing how it helps to meet debug requirements and address the nine, previously identified factors that complicate debugging silicon implementations of SOCs. The authors also derive the debug infrastructure requirements to support debugging of a silicon implementation of an SOC with their CSAR debug approach. This debug infrastructure consists of a generic on-chip debug architecture, a configurable automated design-for-debug flow to be used during the design of an SOC, and customizable off-chip debugger software. Coverage includes an evaluation of the efficiency and effectiveness of the CSAR approach and its supporting infrastructure, using six industrial SOCs and an illustrative, example SOC model.  The authors also quantify the hardware cost and design effort to support their approach.   • Describes trends in embedded system design that make the design of SOCs complex and error-prone; • Analyzes four key requirements for debugging a modern, silicon SOC implementation and identifies nine factors that complicate meeting these debug requirements; • Uses communication control for debugging SOCs, which can be used with most on-chip SOC communication protocols in use today; • Uses communication control to (re)create a particular transaction order and demonstrates that this is helpful in the localization of errors in a SOC implementation; • Demonstrates the necessity of extracting locally- and globally-consistent states during SOC debug and guarantees by design that they are so; • Uses a fast and scalable event distribution interconnect, which connects on-chip monitors and protocol specific instruments); • Evaluates benefits and costs of the CSAR approach using six industrial SOC designs and an example SOC model. 
650 0 |a Electronic circuits. 
650 0 |a Microprocessors. 
650 0 |a Computer architecture. 
650 0 |a Electronics. 
650 1 4 |a Electronic Circuits and Systems. 
650 2 4 |a Processor Architectures. 
650 2 4 |a Electronics and Microelectronics, Instrumentation. 
700 1 |a Goossens, Kees.  |e author.  |4 aut  |4 http://id.loc.gov/vocabulary/relators/aut 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer Nature eBook 
776 0 8 |i Printed edition:  |z 9783319062433 
776 0 8 |i Printed edition:  |z 9783319062419 
776 0 8 |i Printed edition:  |z 9783319356921 
830 0 |a Embedded Systems,  |x 2193-0163 
856 4 0 |u https://doi.uam.elogim.com/10.1007/978-3-319-06242-6  |z Texto Completo 
912 |a ZDB-2-ENG 
912 |a ZDB-2-SXE 
950 |a Engineering (SpringerNature-11647) 
950 |a Engineering (R0) (SpringerNature-43712)