|
|
|
|
LEADER |
00000nam a22000005i 4500 |
001 |
978-3-319-01150-9 |
003 |
DE-He213 |
005 |
20220115021613.0 |
007 |
cr nn 008mamaa |
008 |
130906s2014 sz | s |||| 0|eng d |
020 |
|
|
|a 9783319011509
|9 978-3-319-01150-9
|
024 |
7 |
|
|a 10.1007/978-3-319-01150-9
|2 doi
|
050 |
|
4 |
|a TK7867-7867.5
|
072 |
|
7 |
|a TJFC
|2 bicssc
|
072 |
|
7 |
|a TEC008010
|2 bisacsh
|
072 |
|
7 |
|a TJFC
|2 thema
|
082 |
0 |
4 |
|a 621.3815
|2 23
|
100 |
1 |
|
|a Jamin, Olivier.
|e author.
|4 aut
|4 http://id.loc.gov/vocabulary/relators/aut
|
245 |
1 |
0 |
|a Broadband Direct RF Digitization Receivers
|h [electronic resource] /
|c by Olivier Jamin.
|
250 |
|
|
|a 1st ed. 2014.
|
264 |
|
1 |
|a Cham :
|b Springer International Publishing :
|b Imprint: Springer,
|c 2014.
|
300 |
|
|
|a XVI, 162 p. 166 illus., 68 illus. in color.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
490 |
1 |
|
|a Analog Circuits and Signal Processing,
|x 2197-1854 ;
|v 121
|
505 |
0 |
|
|a RF Receiver Architecture State-of-the-Art -- System-Level Design Framework for Direct RF Digitization Receivers -- Application to the System Design of a Multi-Channel Cable Receiver -- Realization & Measurements -- Conclusions & Perspectives.
|
520 |
|
|
|a This book discusses the trade-offs involved in designing direct RF digitization receivers for the radio frequency and digital signal processing domains. A system-level framework is developed, quantifying the relevant impairments of the signal processing chain, through a comprehensive system-level analysis. Special focus is given to noise analysis (thermal noise, quantization noise, saturation noise, signal-dependent noise), broadband non-linear distortion analysis, including the impact of the sampling strategy (low-pass, band-pass), analysis of time-interleaved ADC channel mismatches, sampling clock purity and digital channel selection. The system-level framework described is applied to the design of a cable multi-channel RF direct digitization receiver. An optimum RF signal conditioning, and some algorithms (automatic gain control loop, RF front-end amplitude equalization control loop) are used to relax the requirements of a 2.7GHz 11-bit ADC. A two-chip implementation is presented, using BiCMOS and 65nm CMOS processes, together with the block and system-level measurement results. Readers will benefit from the techniques presented, which are highly competitive, both in terms of cost and RF performance, while drastically reducing power consumption. · Provides system-level analysis of direct RF sampling & digitization receivers, from the antenna to the digital channel selection; · Includes analysis of broadband non-linearity, applicable for low-pass and band-pass sampling strategies; Describes system-level design of an application-optimized signal conditioner, including a single-inductance multi-slope programmable RF amplitude equalizer, together with its control algorithm and a mixed-signal AGC loop combining RMS and peak detection. .
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
|
0 |
|a Signal processing.
|
650 |
|
0 |
|a Microprocessors.
|
650 |
|
0 |
|a Computer architecture.
|
650 |
1 |
4 |
|a Electronic Circuits and Systems.
|
650 |
2 |
4 |
|a Signal, Speech and Image Processing .
|
650 |
2 |
4 |
|a Processor Architectures.
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer Nature eBook
|
776 |
0 |
8 |
|i Printed edition:
|z 9783319011493
|
776 |
0 |
8 |
|i Printed edition:
|z 9783319011516
|
776 |
0 |
8 |
|i Printed edition:
|z 9783319345338
|
830 |
|
0 |
|a Analog Circuits and Signal Processing,
|x 2197-1854 ;
|v 121
|
856 |
4 |
0 |
|u https://doi.uam.elogim.com/10.1007/978-3-319-01150-9
|z Texto Completo
|
912 |
|
|
|a ZDB-2-ENG
|
912 |
|
|
|a ZDB-2-SXE
|
950 |
|
|
|a Engineering (SpringerNature-11647)
|
950 |
|
|
|a Engineering (R0) (SpringerNature-43712)
|