|
|
|
|
LEADER |
00000nam a22000005i 4500 |
001 |
978-1-4020-8586-4 |
003 |
DE-He213 |
005 |
20220119203122.0 |
007 |
cr nn 008mamaa |
008 |
100301s2008 ne | s |||| 0|eng d |
020 |
|
|
|a 9781402085864
|9 978-1-4020-8586-4
|
024 |
7 |
|
|a 10.1007/978-1-4020-8586-4
|2 doi
|
050 |
|
4 |
|a TK7867-7867.5
|
072 |
|
7 |
|a TJFC
|2 bicssc
|
072 |
|
7 |
|a TEC008010
|2 bisacsh
|
072 |
|
7 |
|a TJFC
|2 thema
|
082 |
0 |
4 |
|a 621.3815
|2 23
|
100 |
1 |
|
|a Boulé, Marc.
|e author.
|4 aut
|4 http://id.loc.gov/vocabulary/relators/aut
|
245 |
1 |
0 |
|a Generating Hardware Assertion Checkers
|h [electronic resource] :
|b For Hardware Verification, Emulation, Post-Fabrication Debugging and On-Line Monitoring /
|c by Marc Boulé, Zeljko Zilic.
|
250 |
|
|
|a 1st ed. 2008.
|
264 |
|
1 |
|a Dordrecht :
|b Springer Netherlands :
|b Imprint: Springer,
|c 2008.
|
300 |
|
|
|a XX, 280 p.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
505 |
0 |
|
|a Assertions and the Verification Landscape -- Basic Techniques Behind Assertion Checkers -- PSL and SVA Assertion Languages -- Automata for Assertion Checkers -- Construction of PSL Assertion Checkers -- Enhanced Features and Uses of PSL Checkers -- Evaluating and Verifying PSL Assertion Checkers -- Checkers for SystemVerilog Assertions -- Conclusions and Future Work.
|
520 |
|
|
|a Assertion-based design is a powerful new paradigm that is facilitating quality improvement in electronic design. Assertions are statements used to describe properties of the design (I.e., design intent), that can be included to actively check correctness throughout the design cycle and even the lifecycle of the product. With the appearance of two new languages, PSL and SVA, assertions have already started to improve verification quality and productivity. This is the first book that presents an "under-the-hood" view of generating assertion checkers, and as such provides a unique and consistent perspective on employing assertions in major areas, such as: specification, verification, debugging, on-line monitoring and design quality improvement. The PSL and SVA languages are treated in a unified way, thereby facilitating better learning and usage of the modern assertion languages, with a focus on obtaining the highest performance from assertion checkers. The obtained checkers are thoroughly benchmarked and verified, while formal proofs using automated reasoning techniques are explained. Included are examples of practical circuits (PCI, AMBA, Wishbone-PIC, CPU Pipeline) and their assertion checker synthesis.
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
|
0 |
|a Computer science.
|
650 |
|
0 |
|a Compilers (Computer programs).
|
650 |
1 |
4 |
|a Electronic Circuits and Systems.
|
650 |
2 |
4 |
|a Theory of Computation.
|
650 |
2 |
4 |
|a Compilers and Interpreters.
|
700 |
1 |
|
|a Zilic, Zeljko.
|e author.
|4 aut
|4 http://id.loc.gov/vocabulary/relators/aut
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer Nature eBook
|
776 |
0 |
8 |
|i Printed edition:
|z 9789048179220
|
776 |
0 |
8 |
|i Printed edition:
|z 9789048117611
|
776 |
0 |
8 |
|i Printed edition:
|z 9781402085857
|
856 |
4 |
0 |
|u https://doi.uam.elogim.com/10.1007/978-1-4020-8586-4
|z Texto Completo
|
912 |
|
|
|a ZDB-2-ENG
|
912 |
|
|
|a ZDB-2-SXE
|
950 |
|
|
|a Engineering (SpringerNature-11647)
|
950 |
|
|
|a Engineering (R0) (SpringerNature-43712)
|