|
|
|
|
LEADER |
00000nam a22000005i 4500 |
001 |
978-1-4020-6884-3 |
003 |
DE-He213 |
005 |
20220114121715.0 |
007 |
cr nn 008mamaa |
008 |
100301s2008 ne | s |||| 0|eng d |
020 |
|
|
|a 9781402068843
|9 978-1-4020-6884-3
|
024 |
7 |
|
|a 10.1007/978-1-4020-6884-3
|2 doi
|
050 |
|
4 |
|a TK7867-7867.5
|
072 |
|
7 |
|a TJFC
|2 bicssc
|
072 |
|
7 |
|a TEC008010
|2 bisacsh
|
072 |
|
7 |
|a TJFC
|2 thema
|
082 |
0 |
4 |
|a 621.3815
|2 23
|
100 |
1 |
|
|a Veenstra, Hugo.
|e author.
|4 aut
|4 http://id.loc.gov/vocabulary/relators/aut
|
245 |
1 |
0 |
|a Circuit and Interconnect Design for RF and High Bit-rate Applications
|h [electronic resource] /
|c by Hugo Veenstra, John R. Long.
|
250 |
|
|
|a 1st ed. 2008.
|
264 |
|
1 |
|a Dordrecht :
|b Springer Netherlands :
|b Imprint: Springer,
|c 2008.
|
300 |
|
|
|a XII, 246 p.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
490 |
1 |
|
|a Analog Circuits and Signal Processing,
|x 2197-1854
|
505 |
0 |
|
|a The Challenge -- Interconnect Modelling, Analysis and Design -- Device Metrics -- Cross-Connect Switch Design -- Bias Circuits Tolerating Output Voltages Above BVCEO -- Design of Synchronous High-Speed CML Circuits, a PRBS Generator -- Analysis and Design of High-Frequency LC-VCOs.
|
520 |
|
|
|a Realizing maximum performance from high bit-rate and RF circuits requires close attention to IC technology, circuit-to-circuit interconnections (i.e., the 'interconnect') and circuit design. Circuit and Interconnect Design for RF and High Bit-rate Applications covers each of these topics from theory to practice, with sufficient detail to help you produce circuits that are 'first-time right'. A thorough analysis of the interplay between on-chip circuits and interconnects is presented, including practical examples in high bit-rate and RF applications. Optimum interconnect geometries for the distribution of RF signals are described, together with simple models for standard interconnect geometries that capture characteristic impedance and propagation delay across a broad frequency range. The analyses also cover single-ended and differential geometries, so that the designer can incorporate the effects of interconnections as soon as estimated interconnect lengths are available. Application of interconnect design is illustrated using a 12.5 Gb/s crosspoint switch example taken from a volume production part. From the technology perspective, transistor performance and its relationship to design targets for high bit-rate and RF applications is extensively discussed. Traditional figures of merit, such as fT and fmax and their relevance to circuit design are discussed, and new figures of merit are introduced that are shown to be highly valuable for broadband circuit and oscillator design. In addition, an analysis of transistor operation at supply voltages above breakdown voltage BVCEO, is presented.
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
|
0 |
|a Microprocessors.
|
650 |
|
0 |
|a Computer architecture.
|
650 |
1 |
4 |
|a Electronic Circuits and Systems.
|
650 |
2 |
4 |
|a Processor Architectures.
|
700 |
1 |
|
|a Long, John R.
|e author.
|4 aut
|4 http://id.loc.gov/vocabulary/relators/aut
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer Nature eBook
|
776 |
0 |
8 |
|i Printed edition:
|z 9789048177509
|
776 |
0 |
8 |
|i Printed edition:
|z 9789048119189
|
776 |
0 |
8 |
|i Printed edition:
|z 9781402068829
|
830 |
|
0 |
|a Analog Circuits and Signal Processing,
|x 2197-1854
|
856 |
4 |
0 |
|u https://doi.uam.elogim.com/10.1007/978-1-4020-6884-3
|z Texto Completo
|
912 |
|
|
|a ZDB-2-ENG
|
912 |
|
|
|a ZDB-2-SXE
|
950 |
|
|
|a Engineering (SpringerNature-11647)
|
950 |
|
|
|a Engineering (R0) (SpringerNature-43712)
|